%0 Generic %A Singh, Abhairaj %D 2024 %T Data and code underlying the research of: Robust logic for STT based CIM %U %R 10.4121/09195299-6318-4e2f-8542-2bd945a9688c.v1 %K computation in memory %K logic %K sense amplifier %K stt-mram %X

This work targets BNN-related applications. Given the inherent low sensing margins due to low TMR of STT devices, this work proposes an adaptive referencing mechanism to improve the sensing margin while performing logic operations in an STT-MRAM-based CIM. Reference signals are generated using multiple STT-MRAM devices and placed strategically into the array such that these signals can address the variations and trace the wire parasitics effectively. The concept is demonstrated using an STT-MRAM model, which is calibrated using 1Mb characterized array at IMEC and is validated by deploying it in a BNN. This dataset includes schematic netlist files, raw data on the Excel sheets for latency and power estimations/simulation results, and Matlab codes for generating the graphs and figures in the associated publication.

%I 4TU.ResearchData